



# IN1006 Systems Architecture (PRD1 A 2022/23)

↑ My Moodle | IN1006\_PRD1\_A\_2022-23 | COURSEWORK 1: Weekly Assessed Quiz | Quiz 7\_Weekly Assessed Quiz 2022

| Started on            | Thursday, 15 December 2022, 5:39 PM |
|-----------------------|-------------------------------------|
| State                 | Finished                            |
| Completed on          | Thursday, 15 December 2022, 5:44 PM |
| Time taken            | 4 mins 48 secs                      |
| Grade                 | 10.00 out of 10.00 (100%)           |
| Question 1            |                                     |
| Correct               |                                     |
| Mark 1.00 out of 1.00 |                                     |
|                       |                                     |

Which of the following is the best description of a 'stall'?

#### Select one:

- a. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch
- O b. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.
- Oc. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.
- o d. Waiting for the next instruction to be fetched after a branch is taken.
- O e. A gap in the pipeline where some or all of the stages are not processing an instruction.
- Of. Don't know/no answer

A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.

The correct answer is: Waiting for the next instruction to be fetched after a branch is taken.

| Mark 1.00 out of 1.00 |                                                                                                                               |          |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------|----------|
|                       |                                                                                                                               |          |
|                       | Consider the following MIPS code:                                                                                             |          |
|                       | 1. add d1, b1, c1                                                                                                             |          |
|                       | 2. add d2, b2 ,c2                                                                                                             |          |
|                       | 3. add d3, b3 ,c3                                                                                                             |          |
|                       | 4. add d4, b4, c4                                                                                                             |          |
|                       | 5. add d5, c5, b5                                                                                                             |          |
|                       | Which of the four architectures in the Flynn taxonomy would be best suited for executing the above code?                      |          |
|                       | Select one:                                                                                                                   |          |
|                       | O a. MISD                                                                                                                     |          |
|                       | O b. MIMD and MISD                                                                                                            |          |
|                       | O c. MIMD                                                                                                                     |          |
|                       | O d. Do not know the answer                                                                                                   |          |
|                       | ⊚ e. SIMD                                                                                                                     | <b>~</b> |
|                       | O f. SISD                                                                                                                     |          |
|                       |                                                                                                                               |          |
|                       | Your answer is correct.                                                                                                       |          |
|                       | Instructions 1-5 above are the same (add) and are executed upon different data. Thus, SIMD is the most suitable architecture. |          |

 $\begin{array}{c} \text{Question 2} \\ \text{Correct} \end{array}$ 

The correct answer is: SIMD

| Mark 1.00 out of 1.00                                                                                          |   |
|----------------------------------------------------------------------------------------------------------------|---|
|                                                                                                                |   |
| What is the maximum number of instructions that can be executed simultaneously for the MIPS pseudo-code below? |   |
| 1. add a, b, c 2. add c, b ,c 3. add f, c ,d 4. add h, e, f 5. add f, h, b                                     |   |
| Select one:                                                                                                    |   |
| O a. 5                                                                                                         |   |
| <ul><li>b. 1</li></ul>                                                                                         | ~ |
| O c. 4                                                                                                         |   |
| O d. 2                                                                                                         |   |
| O e. 3                                                                                                         |   |
| O f. Don't know/no answer                                                                                      |   |
|                                                                                                                |   |

All instructions have some dependency with another.

The correct answer is: 1

 $\begin{array}{c} \text{Question 3} \\ \text{Correct} \end{array}$ 

| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| How many superscalar execution units could be used for the MIPS pseudo-code below? Assume no register forwarding.                                                                                                                                                                                                                                                                                                                                     |
| 1. add a, b, c<br>2. sub d, b ,c<br>3. add g, e ,d                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4. add h, e, f<br>5. sub a, a, b                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Select one:                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ● a. 3                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| O b. 4                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| O c. Don't know/no answer                                                                                                                                                                                                                                                                                                                                                                                                                             |
| O d. 5                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| O e. 2                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| O f. 1                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| The number of execution units that can be used is limited to the largest sized block of non-dependent instructions. Instructions 1 and 2 can be executed at the same time (they can share inputs as they have not changed). There is a dependency between 2, 3 (i.e. d). However 3, 4, 5 have no dependences. Therefore the largest sized block of non-dependent instructions is 3. Mixing instruction types has no effect.  The correct answer is: 3 |
| _                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Question 5                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Correct  Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Which of the following is the best description of a 'control hazard'?                                                                                                                                                                                                                                                                                                                                                                                 |
| Select one:                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| O a. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.                                                                                                                                                                                                                                                                                                                            |
| O b. A gap in the pipeline where some or all of the stages are not processing an instruction.                                                                                                                                                                                                                                                                                                                                                         |
| ⊚ c. Executing an instruction in the pipeline whose execution depends upon a yet unknown condition check.                                                                                                                                                                                                                                                                                                                                             |
| O d. Loading instructions into pipeline which try to access memory at the same stage.                                                                                                                                                                                                                                                                                                                                                                 |
| O e. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.                                                                                                                                                                                                                                                                                                                            |
| Of. Don't know/no answer                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Your answer is correct.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| A control hazard occurs when an instruction I has been loaded to a pipeline although due to some condition check which is already                                                                                                                                                                                                                                                                                                                     |

The correct answer is: Executing an instruction in the pipeline whose execution depends upon a yet unknown condition check.

being executed in the pipeline it turns out that I should not be executed.

Question 4
Correct

| Question 6            |
|-----------------------|
| Correct               |
| Mark 1.00 out of 1.00 |

# Consider the following MIPS code:

- 1. lw \$t1, 0(\$t0)
- 2. lw \$t2, 1(\$t0)
- 3. add \$t3, \$t1, \$t2
- 4. sw \$t3, 0(\$t1)
- 5. lw \$t4, 2(\$t0)
- 6. add \$t5, \$t1, \$t4
- 7. sw \$t5, 1(\$t1)
- 8. lw \$t6, 3(\$t0)
- 9. add \$t5, \$t1, \$t6
- 10. sw \$t5, 2(\$t1)

Which of the following would offer the maximum protection against data hazards in this code without affecting the results of its execution, if a 5-stage pipeline is assumed?

- a. Move instruction 5 and instruction 8 before instruction 3.
- Ob. Move instruction 5 and instruction 7 before instruction 3.
- Oc. Move instructions 3 and 4 after instruction 5.
- Od. Move instructions 3 and 6 after instruction 10.
- e. Move instruction 5 before instruction 3.

## Your answer is correct.

Data hazards in this code extract arise due to loading data immediately before the computations that use them as will make computations stall whilst waiting loading instructions to complete their execution.

Such hazards can be removed by moving instruction 5 before instruction 3 (this will avoid the hazard between instructions 2 and 3 and the hazard between instructions 5 and 6), and instruction 8 before instruction 3 (this will avoid the hazard between instructions 8 and 9).

## The correct answer is:

Move instruction 5 and instruction 8 before instruction 3.

| Correct                                                                                                                                               |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Mark 1.00 out of 1.00                                                                                                                                 |  |
|                                                                                                                                                       |  |
| Which of the following is the best description of a 'structural hazard'?                                                                              |  |
| Select one:                                                                                                                                           |  |
| O a. A gap in the pipeline where some or all of the stages are not processing an instruction.                                                         |  |
| O b. Don't know/no answer                                                                                                                             |  |
| Oc. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch                             |  |
| O d. Waiting for the next instruction to be fetched after a branch is taken.                                                                          |  |
| O e. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.                            |  |
| <ul> <li>f. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory<br/>accesses.</li> </ul>      |  |
| A structural hazard occurs when hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses. |  |
| The correct answer is: Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.          |  |
| Question 8 Correct                                                                                                                                    |  |
|                                                                                                                                                       |  |
| Mark 1.00 out of 1.00                                                                                                                                 |  |
|                                                                                                                                                       |  |
| What is the maximum number of instructions that can be executed simultaneously for the MIPS pseudo-code below?                                        |  |
|                                                                                                                                                       |  |
| 1. add a, b, c                                                                                                                                        |  |
| 2. sub d, b ,c                                                                                                                                        |  |
| 3. add g, e ,d                                                                                                                                        |  |
| 4. add h, e, f                                                                                                                                        |  |
| 5. sub a, a, b                                                                                                                                        |  |
| Select one:                                                                                                                                           |  |
| O a. 1                                                                                                                                                |  |
| O b. 4                                                                                                                                                |  |
| ● c. 3                                                                                                                                                |  |
| O d. Don't know/no answer                                                                                                                             |  |
| O e. 5                                                                                                                                                |  |
| O f. 2                                                                                                                                                |  |
| Instructions 1 and 2 can be executed at the same time (they can share inputs as they have not changed). There is a dependency                         |  |
| between 2, 3 (i.e. d). However 3, 4, 5 have no dependences. Therefore the largest size block of non-dependent instructions is 3.                      |  |

Question 7

Mixing instruction types has no effect.

The correct answer is: 3

| ļ | Mark 1.00 out of 1.00                                                                                             |   |
|---|-------------------------------------------------------------------------------------------------------------------|---|
|   |                                                                                                                   |   |
|   | How many superscalar execution units could be used for the MIPS pseudo-code below? Assume no register forwarding. |   |
|   |                                                                                                                   |   |
|   | add a, b, c                                                                                                       |   |
|   | add c, b ,c                                                                                                       |   |
|   | add f, c ,d                                                                                                       |   |
|   | add h, e, f                                                                                                       |   |
|   | add f, h, b                                                                                                       |   |
|   | Select one:                                                                                                       |   |
|   | O a. Don't know/no answer                                                                                         |   |
|   | O b. 3                                                                                                            |   |
|   | ⊚ c. 1                                                                                                            | • |
|   | O d. 5                                                                                                            |   |
|   | O e. 2                                                                                                            |   |

Your answer is correct.

O f. 4

 $\begin{array}{c} \text{Question 9} \\ \text{Correct} \end{array}$ 

The number of execution units that can be used is limited to the largest sized block of non-dependent instructions. All instructions have some dependency with another.

The correct answer is: 1

| Mark 1.00 out of 1.00                                                                                                                                                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                       |
| Consider the following MIPS code:                                                                                                                                                                                                     |
| 1. add a, b, c                                                                                                                                                                                                                        |
| 2. add b, b ,d                                                                                                                                                                                                                        |
| 3. add f, e , a                                                                                                                                                                                                                       |
| 4. add h, k, g                                                                                                                                                                                                                        |
| 5. add m, a, b                                                                                                                                                                                                                        |
| Which of the following compiler optimisations could avoid data hazards in this code assuming a 4 stage pipeline (i.e., 1. fetch instruction; 2. Decode and load data; 3. Execute instruction; 4. Write to memory) with no forwarding? |
| <ul> <li>a. Move instruction 4 before instruction 3.</li> <li>b. Do not know the answer.</li> </ul>                                                                                                                                   |
| C. Move instructions 5 before instruction 4.                                                                                                                                                                                          |
| O d. No optimisations are possible.                                                                                                                                                                                                   |
| e. Move instruction 5 before instruction 3.                                                                                                                                                                                           |
| Your answer is correct.                                                                                                                                                                                                               |
| The data hazards in this code arise due to instruction 3 (it depends on instruction 1).                                                                                                                                               |
| Moving instruction 4 before instruction 3 will resolve the hazard as following the move instruction 3 will read data in cycle 5 and by this cycle instruction 1 will have stored its output.                                          |
| The correct answer is:                                                                                                                                                                                                                |
| Move instruction 4 before instruction 3.                                                                                                                                                                                              |
| a Outin C. Waaldy Aggagged Outin 2022                                                                                                                                                                                                 |
| ■ Quiz 6 _ Weekly Assessed Quiz 2022                                                                                                                                                                                                  |
| Jump to                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                       |
| Quiz navigation                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                       |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                 |

Question 10 Correct

Show one page at a time

Finish review